

IT Reg. No.: 21BCE 1964

# Final Assessment Test (FAT) - November/December 2022

| Programme    | B.Tech.                | Semester    | Fall Semester 2022-23 |  |
|--------------|------------------------|-------------|-----------------------|--|
| Course Title | DIGITAL SYSTEMS DESIGN | Course Code | Course Code BECE102L  |  |
| F 1. N       | <b>D</b> 4 0 0 1 1     | Slot        | E1+TE1                |  |
| Faculty Name | Prof. S Selvendran     | Class Nbr   | CH2022231001854       |  |
| Time         | 3 Hours                | Max. Marks  | 100                   |  |

#### PART A (7 X 5 Marks)

#### Answer All questions

1. Obtain the truth table of the following Boolean function (F) and express the function in sum of [5] minterms and product of maxterms.

F = bd' + acd' + ab'c + a'c'

2. Implement the following Boolean function F together with don't care condition d, using not [5] more than two NOR gates

 $F(A, B, C, D) = \sum (2, 4, 10, 12, 14)$ 

 $d(A, B, C, D) = \sum (0, 1, 5, 8)$ 

3. Draw the CMOS logic circuit for the Boolean expression given below. Assume both the true [5]and complementary inputs are available.

Y = (ABC + DE + F)

- 4. Write a test bench for a clock with a time period of 40 units and a duty cycle of 25% (ON TIME [5] =25 % AND OFF TIME =75 %) by using always and initial statements. The value of the clock at time t = 0 should be initialized to 0.
- 5. Given below is an initial block with procedural assignments. At what simulation time is each [5] statement executed? What are the intermediate and final values of a, b, c, d?

initial

begin

a = 1'b0;

b = #10 1'b1;

c = #5 1b0;

 $d = #20 \{a, b, c\};$ 

 $e=#10 a^b$ :

end

6. Implement the following Boolean expression using a suitable multiplexer. [5]

F(w,x,y,z) = w'xz'+wyz+x'yz+y'w'z

7. Consider two 4-bit numbers A=A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub> and B=B<sub>3</sub>B<sub>2</sub>B<sub>1</sub>B<sub>0</sub>, write the Verilog code to check [5] whether these two numbers are equal or not using behavioral modeling.

### PART B (5 X 10 Marks) Answer All questions

8. Specify the truth table of an octal (8-bit input to binary 3-bit output) priority encoder. Provide an output V to indicate that at least one of the inputs is present. The input with the highest subscript number has the highest priority. What will be the value of the four outputs if inputs D2 and D6

Page 1 of 2

[10]

| are 1 at the same time? Write the Verilog code for the same.                                          |      |
|-------------------------------------------------------------------------------------------------------|------|
| 9. Construct a digital logic circuit for 2x2 bit multiplier using half adders.                        | [10] |
| 10. Design a synchronous sequential circuit that generates a sequence 0-2-5-4-7-3 using JK flip-flop. | [10] |
| 11. Explain the working of SISO shift register. Write a Verilog HDL code for the same.                | [10] |
| 12. Implement the following Boolean function with PLA & PAL logic.                                    | [10] |
| $F(A, B.C.D) = \sum (0, 2, 6, 7, 8, 9, 12, 13, 14)$                                                   |      |
| PART C (1 X 15 Marks)                                                                                 |      |
| Answer All questions                                                                                  |      |
| 13. Design a sequence detector for '1101' using D flip-flops. Also, draw the state diagram for a      | [15] |
| sequence detector that outputs a 1 when it detects the final bit in the serial data stream using      |      |
| Moore model.                                                                                          |      |
|                                                                                                       |      |



Reg. No. : 21BCE1808

## Final Assessment Test (FAT) - November/December 2022

| Programme               | B.Tech.                | Semester    | Fall Semester 2022-23 |  |
|-------------------------|------------------------|-------------|-----------------------|--|
| Course Title            | DIGITAL SYSTEMS DESIGN | Course Code | BECE102L              |  |
| Faculty Name <b>Pro</b> | D. C.C.C.I.            | Slot        | E2+TE2                |  |
|                         | rof. S Selvendran      | Class Nbr   | CH2022231001870       |  |
| Time                    | 3 Hours                | Max. Marks  | 100                   |  |

#### Section I (4 X 15 Marks) Answer All questions

A) A bank vault has three locks with a key for each lock. Key A is owned by the bank manager. [15] Key B is owned by the senior bank teller. Key C is owned by the trainee bank teller. In order to open the vault door at least two people must insert their keys into the assigned locks at the same time. The trainee bank teller can open the vault only if the bank manager is also involved in opening the vault.

1) Determine the truth table.

Find the simplified expression using K-Map.

Obtain the logic circuit using AND-OR gate.

(iv) Convert the obtained circuit to its NAND equivalent gates. (10 marks)

B) (i) Simplify the Boolean function to minimum number of literals.

xy+x(wz-wz') (2.5 Marks)

(ii) Find the complement of xy'+x'y (2.5 Marks)

2. (i) Discuss any four lexical conventions of a Verilog module. (3)

(ii) Write the Verilog code for 2:4 decoder in data flow modeling and behavioral modeling (6)

(iii) Write the test bench program for the code written in (ii). (3)

(iv) Discuss the difference between data-flow and behavioral of modeling (3) /

A) Design a 3-bit X 2-bit unsigned multiplier and write the Verilog code to realize it using

structural modeling.(10 Marks) By Discuss the concept of an adder whose carry propagation delays are eliminated. Draw its block\_diagram. (5 Marks)

A) Design a synchronous counter which counts the state sequence as 000, 001, 010,101,111, [15] using J K flip-flops.

1) How many flip-flops are required for designing this counter? (1 Marks)

Draw the state diagram. (1 Marks)

Draw the state table. (1Marks)

Write the excitation inputs for the JK flip flops. (2 Marks) 2

Draw the required K-maps. (2 Marks)

Draw the circuit diagram of the given counter. (3)

B) The contents of a four-bit register is initially 0110. The register is shifted six times to the right with the serial input being 011100. What is the content of the register after each shift? Draw the circuit diagram of the 4-bit shift register. (5 Marks)





































0101

010

[10]

1/0

00

5. A) Implement a full adder using two 4:1 Mux (5 marks)

B) A customized priority encoder is defined in the table below; show the simplified NAND-NAND circuit corresponding to such a priority encoder. (10 marks)

| Inputs |                 |        | Outputs |       |       |    |
|--------|-----------------|--------|---------|-------|-------|----|
| EN     | RI <sub>2</sub> | $RI_1$ | $RI_0$  | $Y_1$ | $Y_0$ | RO |
| 0      | X               | X      | X       | 0     | 0     | 0  |
| 1      | ı               | X      | X       | 1     | 0     | 1  |
| 1      | 0               | 1      | X       | 0     | 1     | 1  |
| 1      | 0               | 0      | ı       | 1     | 1     | 1  |
| 1      | 0               | 0      | 0       | 0     | 0     | 0  |

(A, BCD to seven-segment decoder has four input lines (A, B, C, and D) and 7 output lines (a, b, c, d, e, f, and g). This output is given to seven segment LED display which displays the decimal number depending upon inputs. A segment glows if it is supplied with logic '1'.

Write a Verilog code for BCD to 7-segment decoder using behavioural modeling (hint:use case statement).

The figures below are given for your understanding. (5 marks)



BCD to 7 Segment Decoder

7- Segment LED Display



(a) Segment designation

## Section III (2 X 10 Marks) Answer All questions

6/ A sequence detector accepts as input a string of bits: either 0 or 1. Its output goes to 1 when a target sequence has been detected. Design a serial sequence detector that allows 'nooverlapping and detects the pattern "0101". Use D flip-flops for your design.

. Implement the following Boolean functions using Programmable devices.

A.  $F_1(A, B, C) = \sum m(1, 2, 4, 5, 7)$  using PLA (5 marks)

Ar.  $F_2(A, B, C) = \sum m(0, 1, 3, 5, 7)$  using PAL (5 marks)

